Difference between revisions of "H.264 and Reconfigurable Architecture"

From esoterum.org
Jump to: navigation, search
 
Line 1: Line 1:
 +
== FPGA Implementation ==
 +
*A. Azevedo, B. Zatt, L. Agostini, S. Bampi, [http://ieeexplore.ieee.org/stamp/stamp.jsp?arnumber=04252964 MoCHA: a Bi-Predictive Motion Compensation Hardware for H.264/AVC Decoder Targeting HDTV]. Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on. 27-30 May 2007 Page(s):1617 - 1620
 +
 +
 +
 
*(6.2) Jike Chong, Nadathur Satish, Bryan Catanzaro, Kaushik Ravindran, Kurt Keutzer, [http://chongjike.net/DrupalFiles/ICME2007.pdf Efficient Parallelization of H.264 Decoding With Macro Block Level Scheduling], Multimedia and Expo, 2007 IEEE International Conference on, 1874-1877, July, 2007.  
 
*(6.2) Jike Chong, Nadathur Satish, Bryan Catanzaro, Kaushik Ravindran, Kurt Keutzer, [http://chongjike.net/DrupalFiles/ICME2007.pdf Efficient Parallelization of H.264 Decoding With Macro Block Level Scheduling], Multimedia and Expo, 2007 IEEE International Conference on, 1874-1877, July, 2007.  
 
:-EECS Department, University of California, Berkeley, USA
 
:-EECS Department, University of California, Berkeley, USA

Latest revision as of 16:03, 5 June 2009

FPGA Implementation


-EECS Department, University of California, Berkeley, USA
-Institution: Seoul National University
  • (6.3) [10] Erik B. van der Tol, ; Egbert G. Jaspers, ; Rob H. Gelderblom, Mapping of H.264 decoding on a multiprocessor architecture, Image and Video Communications and Processing 2003. Edited by Vasudev, Bhaskaran; Hsing, T. Russell; Tescher, Andrew G.; Ebrahimi, Touradj. Proceedings of the SPIE, Volume 5022, pp. 707-718 (2003).
-Seoul National University, Seoul, Korea
-The School of Electrical Engineering And Computer Science
-Seoul National University KOREA



Last printed: 6.5